

















TS5A23157

SCDS165F - MAY 2004 - REVISED JANUARY 2019

# TS5A23157 Dual 10-Ω SPDT Analog Switch

#### **Features**

- Low ON-State Resistance (15 Ω at 125°C)
- 125°C Operation
- Control Inputs are 5-V Tolerant
- Specified Break-Before-Make Switching
- Low Charge Injection
- **Excellent ON-Resistance Matching**
- Low Total Harmonic Distortion
- 1.8-V to 5.5-V Single-Supply Operation
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Performance Tested Per JESD 22
  - 2000-V Human-Body Model (A114-B, Class II)
  - 1000-V Charged-Device Model (C101)

# **Applications**

- Sample-and-Hold Circuits
- **Battery-Powered Equipment**
- Audio and Video Signal Routing
- Communication Circuits

## Description

The TS5A23157 device is a dual single-pole doublethrow (SPDT) analog switch designed to operate from 1.65 V to 5.5 V. This device can handle both digital and analog signals. Signals up to 5.5 V (peak) can be transmitted in either direction.

#### Device Information<sup>(1)</sup>

| PART NUMBER  | PACKAGE    | BODY SIZE (NOM)   |
|--------------|------------|-------------------|
| TS5A23157DGS | VSSOP (10) | 3.00 mm × 3.00 mm |
| TS5A23157RSE | UQFN (10)  | 2.00 mm × 1.50 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

# **Block Diagram**





# **Table of Contents**

| 1 | Features 1                                      | 8.2 Functional Block Diagram 1                      |
|---|-------------------------------------------------|-----------------------------------------------------|
| 2 | Applications 1                                  | 8.3 Feature Description 1                           |
| 3 | Description 1                                   | 8.4 Device Functional Modes 1                       |
| 4 | Revision History2                               | 9 Application and Implementation 1                  |
| 5 | Pin Configuration and Functions                 | 9.1 Application Information 1                       |
| 6 | Specifications                                  | 9.2 Typical Application1                            |
| U | 6.1 Absolute Maximum Ratings                    | 10 Power Supply Recommendations 1                   |
|   | 6.2 ESD Ratings                                 | 11 Layout1                                          |
|   | 6.3 Recommended Operating Conditions            | 11.1 Layout Guidelines 1                            |
|   | 6.4 Thermal Information                         | 11.2 Layout Example 1                               |
|   | 6.5 Electrical Characteristics for 5-V Supply   | 12 Device and Documentation Support 2               |
|   | 6.6 Electrical Characteristics for 3.3-V Supply | 12.1 Device Support                                 |
|   | 6.7 Electrical Characteristics for 2.5-V Supply | 12.2 Documentation Support                          |
|   | 6.8 Electrical Characteristics for 1.8-V Supply | 12.3 Community Resources 2                          |
|   | 6.9 Typical Characteristics                     | 12.4 Trademarks 2                                   |
| 7 | Parameter Measurement Information               | 12.5 Electrostatic Discharge Caution 2              |
| 8 | Detailed Description                            | 12.6 Glossary 2                                     |
| J | 8.1 Overview                                    | 13 Mechanical, Packaging, and Orderable Information |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| CI | hanges from Revision E (June 2015) to Revision F                                                               | Page           |
|----|----------------------------------------------------------------------------------------------------------------|----------------|
| •  | Changed Feature From: Low ON-State Resistance (10 Ω) To: Low ON-State Resistance (15 Ω at 125°C)               | 1              |
| •  | Added Feature: 125°C Operation                                                                                 | 1              |
| •  | Added Junction Temperature To the Absolute Maximum Ratings table                                               | 4              |
| •  | Changed the Operating temperature MAX value From: 85°C To: 125°C in the Recommended Operating Conditions table |                |
| •  | Changed the Thermal Information table                                                                          | 4              |
| •  | Changed r <sub>on</sub> in the Electrical Characteristics for 5-V Supply table                                 | 5              |
| •  | Changed V <sub>IH</sub> in the <i>Electrical Characteristics for 5-V Supply</i> table                          | 5              |
| •  | Changed t <sub>ON</sub> and t <sub>OFF</sub> in the <i>Electrical Characteristics for 5-V Supply</i> table     | 5              |
| •  | Changed r <sub>on</sub> in the <i>Electrical Characteristics for 3.3-V Supply</i> table                        | <mark>7</mark> |
| •  | Changed t <sub>ON</sub> and t <sub>OFF</sub> in the <i>Electrical Characteristics for 3.3-V Supply</i> table   | <mark>7</mark> |
| •  | Changed r <sub>on</sub> in the <i>Electrical Characteristics for 2.5-V Supply</i> table                        | 8              |
| •  | Changed t <sub>ON</sub> and t <sub>OFF</sub> in the <i>Electrical Characteristics for 2.5-V Supply</i> table   | 8              |
| •  | Changed r <sub>on</sub> in the <i>Electrical Characteristics for 1.8-V Supply</i> table                        | 9              |
| •  | Changed t <sub>ON</sub> and t <sub>OFF</sub> in the <i>Electrical Characteristics for 1.8-V Supply</i> table   |                |

### Changes from Revision D (October 2013) to Revision E

Page



# 5 Pin Configuration and Functions



#### **Pin Functions**

| PIN |      | 1/0 | DESCRIPTION                      |  |  |  |  |
|-----|------|-----|----------------------------------|--|--|--|--|
| NO. | NAME | 1/0 | DESCRIPTION                      |  |  |  |  |
| 1   | IN1  | I   | Select pin for switch 1          |  |  |  |  |
| 2   | NO1  | I/O | Normally open I/O for switch 1   |  |  |  |  |
| 3   | GND  | _   | Ground                           |  |  |  |  |
| 4   | NO2  | I/O | Normally open I/O for switch 2   |  |  |  |  |
| 5   | IN2  | I   | Select pin for switch 2          |  |  |  |  |
| 6   | COM2 | I/O | Common I/O for switch 2          |  |  |  |  |
| 7   | NC2  | I/O | Normally closed I/O for switch 2 |  |  |  |  |
| 8   | V+   | _   | Power supply pin                 |  |  |  |  |
| 9   | NC1  | I/O | Normally closed I/O for switch 1 |  |  |  |  |
| 10  | COM1 | I/O | Common I/O for switch 1          |  |  |  |  |



## 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                        |                                      |                                                                                | MIN             | MAX                  | UNIT |
|--------------------------------------------------------|--------------------------------------|--------------------------------------------------------------------------------|-----------------|----------------------|------|
| V <sub>+</sub>                                         | Supply voltage <sup>(2)</sup>        |                                                                                | -0.5            | 6.5                  | V    |
| $V_{NC} \ V_{NO} \ V_{COM}$                            | Analog voltage (2)(3)(4)             |                                                                                | -0.5            | V <sub>+</sub> + 0.5 | ٧    |
| I <sub>I/OK</sub>                                      | Analog port diode current            | $V_{NC}$ , $V_{NO}$ , $V_{COM} < 0$ or $V_{NC}$ , $V_{NO}$ , $V_{COM} > V_{+}$ |                 | ±50                  | mA   |
| I <sub>NC</sub><br>I <sub>NO</sub><br>I <sub>COM</sub> | On-state switch current              | $V_{NC}$ , $V_{NO}$ , $V_{COM} = 0$ to $V_{+}$                                 |                 | ±50                  | mA   |
| $V_{\text{IN}}$                                        | Digital input voltage (2)(3)         |                                                                                | -0.5            | 6.5                  | V    |
| $I_{IK}$                                               | Digital input clamp current          | V <sub>IN</sub> < 0                                                            |                 | -50                  | mA   |
|                                                        | Continuous current through V+ or GND |                                                                                |                 | ±100                 | mA   |
| TJ                                                     | Junction Temperature                 |                                                                                |                 | 150                  | °C   |
| T <sub>stg</sub>                                       | Storage temperature                  |                                                                                | <del>-</del> 65 | 150                  | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 6.2 ESD Ratings

|                    |               |                                                                     | VALUE | UNIT |
|--------------------|---------------|---------------------------------------------------------------------|-------|------|
| V                  | Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>   | ±2000 | V    |
| V <sub>(ESD)</sub> | discharge     | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

#### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                  |                             | MIN  | MAX     | UNIT |
|------------------|-----------------------------|------|---------|------|
| V <sub>I/O</sub> | Switch input/output voltage | 0    | $V_{+}$ | V    |
| V+               | Supply voltage              | 1.65 | 5.5     | V    |
| VI               | Control input voltage       | 0    | 5.5     | V    |
| T <sub>A</sub>   | Operating temperature       | -40  | 125     | °C   |

#### 6.4 Thermal Information

|                    |                                              | TS5A2       | TS5A23157  |      |  |  |  |
|--------------------|----------------------------------------------|-------------|------------|------|--|--|--|
|                    | THERMAL METRIC <sup>(1)</sup>                | DGS (VSSOP) | RSE (UQFN) | UNIT |  |  |  |
|                    |                                              | 10 PINS     | 10 PINS    |      |  |  |  |
| $R_{\theta JA}$    | Junction-to-ambient thermal resistance       | 210.5       | 215.4      | °C/W |  |  |  |
| $R_{\theta JCtop}$ | Junction-to-case (top) thermal resistance    | 99.1        | 140.2      | °C/W |  |  |  |
| $R_{\theta JB}$    | Junction-to-board thermal resistance         | 132.4       | 137.9      | °C/W |  |  |  |
| ΨЈТ                | Junction-to-top characterization parameter   | 29.1        | 13.7       | °C/W |  |  |  |
| ΨЈВ                | Junction-to-board characterization parameter | 130.5       | 137.6      | °C/W |  |  |  |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

<sup>(2)</sup> All voltages are with respect to ground, unless otherwise specified.

<sup>(3)</sup> The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

<sup>4)</sup> This value is limited to 5.5 V maximum.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



# 6.5 Electrical Characteristics for 5-V Supply

 $V_{+} = 4.5 \text{ V}$  to 5.5 V,  $T_{A} = -40 ^{\circ}\text{C}$  to 85  $^{\circ}\text{C}$  (unless otherwise noted)

| l l                                                     | PARAMETER                                  | TEST CON                                                                  | IDITIONS                                 | T <sub>A</sub>       | V <sub>+</sub>            | MIN                  | TYP <sup>(1)</sup> | MAX                  | UNIT |    |
|---------------------------------------------------------|--------------------------------------------|---------------------------------------------------------------------------|------------------------------------------|----------------------|---------------------------|----------------------|--------------------|----------------------|------|----|
| ANALOG S                                                | WITCH                                      |                                                                           |                                          |                      |                           |                      |                    |                      |      |    |
| V <sub>COM</sub> , V <sub>NO</sub> ,<br>V <sub>NC</sub> | Analog signal range                        |                                                                           |                                          |                      |                           | 0                    |                    | V <sub>+</sub>       | ٧    |    |
|                                                         |                                            | 0 < \/ or \/ < \/                                                         | Switch ON,                               | Full                 |                           |                      |                    | 10                   |      |    |
| r <sub>on</sub>                                         | ON-state resistance                        | $0 \le V_{NO}$ or $V_{NC} \le V_+$ ,<br>$I_{COM} = -30 \text{ mA}$ ,      | see Figure 9                             | -40 to<br>125°C      | 4.5 V                     |                      |                    | 15                   | Ω    |    |
| $\Delta r_{on}$                                         | ON-state resistance match between channels | $V_{NO}$ or $V_{NC} = 3.15 \text{ V}$ ,<br>$I_{COM} = -30 \text{ mA}$ ,   | Switch ON,<br>see Figure 9               | 25°C                 | 4.5 V                     |                      | 0.15               |                      | Ω    |    |
| r <sub>on(flat)</sub>                                   | ON-state resistance flatness               | $0 \le V_{NO} \text{ or } V_{NC} \le V_+,$<br>$I_{COM} = -30 \text{ mA},$ | Switch ON, see Figure 9                  | 25°C                 | 4.5 V                     |                      | 4                  |                      | Ω    |    |
| I <sub>NC(OFF)</sub> ,<br>I <sub>NO(OFF)</sub>          | NC, NO<br>OFF leakage current              | $V_{NC}$ or $V_{NO} = 0$ to $V_+$ ,<br>$V_{COM} = 0$ to $V_+$ ,           | Switch OFF,<br>see Figure 10             | 25°C<br>Full         | 5.5 V                     | -1<br>-1             | 0.05               | 1                    | μΑ   |    |
|                                                         | NC, NO                                     | $V_{NC}$ or $V_{NO} = 0$ to $V_+$ ,                                       | Switch ON,                               | 25°C                 |                           | -0.1                 |                    | 0.1                  |      |    |
| I <sub>NC(ON)</sub> ,<br>I <sub>NO(ON)</sub>            | ON leakage current                         | $V_{COM} = Open,$                                                         | see Figure 10                            | Full                 | 5.5 V                     | -1                   |                    | 1                    | μΑ   |    |
|                                                         | COM                                        | V <sub>NC</sub> or V <sub>NO</sub> = Open,                                | Switch ON,                               | 25°C                 | 5 <b>5</b> \/             | -0.1                 |                    | 0.1                  |      |    |
| I <sub>COM(ON)</sub>                                    | ON leakage current                         | $V_{COM} = 0$ to $V_+$ ,                                                  | see Figure 10                            | Full                 | 5.5 V                     | -1                   |                    | 1                    | μA   |    |
| DIGITAL IN                                              | PUTS (IN12, IN2) <sup>(2)</sup>            |                                                                           |                                          |                      |                           |                      |                    |                      |      |    |
|                                                         |                                            |                                                                           |                                          | Full                 |                           | $V_{+} \times 0.7$   |                    |                      |      |    |
| V <sub>IH</sub>                                         | Input logic high                           |                                                                           |                                          | -40 to<br>125°C      | 4.75<br>V to<br>5.25<br>V | 3.1                  |                    |                      | V    |    |
| V <sub>IL</sub>                                         | Input logic low                            |                                                                           |                                          | Full                 |                           |                      |                    | V <sub>+</sub> × 0.3 | V    |    |
|                                                         | land lanks are summed                      | V 55V0                                                                    |                                          | 25°C                 | 5.5.1/                    | -1                   | 0.05               | 1                    |      |    |
| I <sub>IH</sub> , I <sub>IL</sub>                       | Input leakage current                      | $V_{IN} = 5.5 \text{ V or } 0$                                            |                                          | Full 5.5 V —1        | -1                        |                      | 1                  | μA                   |      |    |
| DYNAMIC                                                 |                                            |                                                                           |                                          |                      |                           |                      |                    |                      |      |    |
|                                                         |                                            |                                                                           | $V_{NC}$ = GND and $V_{NO}$ = $V_{+}$    | $R_L = 500 \Omega$ , | Full                      | 4.5 V<br>to<br>5.5 V | 1.7                |                      | 5.7  | ns |
| t <sub>ON</sub>                                         | Turnon time                                | or $V_{NC} = V_{+}$ and $V_{NO} = GND$ ,                                  | C <sub>L</sub> = 50 pF,<br>see Figure 12 | -40 to<br>125°C      | 4.75<br>V to<br>5.25<br>V | 1.2                  |                    | 8.7                  | ns   |    |
|                                                         |                                            | $V_{NC}$ = GND and $V_{NO}$ = $V_{+}$                                     | $R_{L} = 500 \Omega$                     | Full                 | 4.5 V<br>to<br>5.5 V      | 0.8                  |                    | 3.8                  | ns   |    |
| t <sub>OFF</sub>                                        | Turnoff time                               | or $V_{NC} = V_{+}$ and $V_{NO} = GND$ ,                                  | C <sub>L</sub> = 50 pF,<br>see Figure 12 | -40 to<br>125°C      | 4.75<br>V to<br>5.25<br>V | 0.5                  |                    | 6.8                  | ns   |    |
| t <sub>BBM</sub>                                        | Break-before-make time                     | $V_{NC} = V_{NO} = V_{\downarrow}/2,$<br>$R_L = 50 \Omega,$               | C <sub>L</sub> = 35 pF,<br>see Figure 13 | Full                 | 4.5 V<br>to<br>5.5 V      | 0.5                  |                    |                      | ns   |    |
| $Q_C$                                                   | Charge injection                           | $V_{NC} = V_{NO} = V_{+}/2,$ $R_{L} = 50 \Omega,$                         | See Figure 17                            | 25°C                 | 5 V                       |                      | 7                  |                      | рС   |    |
| $C_{NC(OFF)},$ $C_{NO(OFF)}$                            | NC, NO<br>OFF capacitance                  | $V_{NC}$ or $V_{NO} = V_{+}$ or GND,                                      | Switch OFF,<br>see Figure 11             | 25°C                 | 5 V                       |                      | 5.5                |                      | pF   |    |
| C <sub>NC(ON)</sub> ,<br>C <sub>NO(ON)</sub>            | NC, NO<br>ON capacitance                   | $V_{NC}$ or $V_{NO} = V_{+}$ or GND,                                      | Switch ON,<br>see Figure 11              | 25°C                 | 5 V                       |                      | 17.5               |                      | pF   |    |
| C <sub>COM(ON)</sub>                                    | COM<br>ON capacitance                      | $V_{COM} = V_{+}$ or GND,                                                 | Switch ON,<br>see Figure 11              | 25°C                 | 5 V                       |                      | 17.5               |                      | pF   |    |
| C <sub>IN</sub>                                         | Digital input capacitance                  | $V_{IN} = V_{+}$ or GND,                                                  | See Figure 11                            | 25°C                 | 5 V                       |                      | 2.8                |                      | pF   |    |
| BW                                                      | Bandwidth                                  | $R_1 = 50 \Omega$                                                         | Switch ON,<br>see Figure 14              | 25°C                 | 4.5 V                     |                      | 220                |                      | MHz  |    |

 <sup>(1)</sup> T<sub>A</sub> = 25°C.
 (2) All unused digital inputs of the device must be held at V<sub>+</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, SCBA004.



# **Electrical Characteristics for 5-V Supply (continued)**

 $V_{+} = 4.5 \ V$  to 5.5 V,  $T_{A} = -40 ^{\circ} C$  to 85  $^{\circ} C$  (unless otherwise noted)

|                   | PARAMETER                 | TEST CONDITIONS                       |                                           |      | V <sub>+</sub> | MIN TYP <sup>(1)</sup> | IAX | UNIT |
|-------------------|---------------------------|---------------------------------------|-------------------------------------------|------|----------------|------------------------|-----|------|
| O <sub>ISO</sub>  | OFF isolation             | $R_L = 50 \Omega$ ,<br>f = 10 MHz,    | Switch OFF,<br>see Figure 15              | 25°C | 4.5 V          | -65                    |     | dB   |
| X <sub>TALK</sub> | Crosstalk                 | $R_L = 50 \Omega$ ,<br>f = 10 MHz,    | Switch ON,<br>see Figure 16               | 25°C | 4.5 V          | -66                    | dB  |      |
| THD               | Total harmonic distortion | $R_L = 600 \Omega,$<br>$C_L = 50 pF,$ | f = 600 Hz to<br>20 kHz,<br>see Figure 18 | 25°C | 4.5 V          | 0.01%                  |     |      |
| SUPPLY            |                           |                                       |                                           |      |                |                        |     |      |
|                   | Positive supply           | V V or CND                            | Switch ON or OFF                          | 25°C | E E V          |                        | 1   |      |
| 1+                | current                   | $V_{IN} = V_{+} \text{ or GND},$      | SWILCTI ON OF OFF                         | Full | 5.5 V          |                        | 10  | μA   |
| $\Delta l_{+}$    | Change in supply current  | $V_{IN} = V_{+} - 0.6 \text{ V}$      |                                           | Full | 5.5 V          |                        | 500 | μΑ   |

Submit Documentation Feedback



# 6.6 Electrical Characteristics for 3.3-V Supply

 $V_{+} = 3 \text{ V to } 3.6 \text{ V}, T_{A} = -40^{\circ}\text{C} \text{ to } 85^{\circ}\text{C} \text{ (unless otherwise noted)}$ 

|                                   | PARAMETER                                  | TEST CON                                                                             | DITIONS                                   | T <sub>A</sub>  | V <sub>+</sub>  | MIN                  | TYP <sup>(1)</sup> | MAX                  | UNIT |
|-----------------------------------|--------------------------------------------|--------------------------------------------------------------------------------------|-------------------------------------------|-----------------|-----------------|----------------------|--------------------|----------------------|------|
| ANALOG                            | SWITCH                                     |                                                                                      |                                           |                 |                 |                      |                    |                      |      |
| $V_{COM}, V_{NO}$                 | ' Analog signal range                      |                                                                                      |                                           |                 |                 | 0                    |                    | V <sub>+</sub>       | V    |
|                                   |                                            | $0 \le V_{NO} \text{ or } V_{NC} \le V_+,$                                           | Switch ON,                                | Full            |                 |                      |                    | 18                   |      |
| r <sub>on</sub>                   | ON-state resistance                        | $I_{\text{COM}} = -24 \text{ mA},$                                                   | see Figure 9                              | -40 to<br>125°C | 3 V             |                      |                    | 23                   | Ω    |
| $\Delta r_{\text{on}}$            | ON-state resistance match between channels | $V_{NO}$ or $V_{NC} = 2.1 \text{ V}$ ,<br>$I_{COM} = -24 \text{ mA}$ ,               | Switch ON,<br>see Figure 9                | 25°C            | 3 V             |                      | 0.2                |                      | Ω    |
| r <sub>on(flat)</sub>             | ON-state resistance flatness               | $0 \le V_{NO} \text{ or } V_{NC} \le V_+,$<br>$I_{COM} = -24 \text{ mA},$            | Switch ON,<br>see Figure 11               | 25°C            | 3 V             |                      | 9                  |                      | Ω    |
| I <sub>NC(OFF)</sub> ,            | NC, NO                                     | $V_{NC}$ or $V_{NO} = 0$ to $V_+$ ,                                                  | Switch OFF,                               | 25°C            | 3.6 V           | -1                   | 0.05               | 1                    | μA   |
| I <sub>NO(OFF)</sub>              | OFF leakage current                        | $V_{COM} = 0 \text{ to } V_+,$                                                       | see Figure 10                             | Full            | 3.0 V           | -1                   |                    | 1                    | μ/ι  |
| I <sub>NC(ON)</sub> ,             | NC, NO                                     | $V_{NC}$ or $V_{NO} = 0$ to $V_+$ ,                                                  | Switch ON,                                | 25°C            | 3.6 V           | -0.1                 |                    | 0.1                  | μA   |
| I <sub>NO(ON)</sub>               | ON leakage current                         | V <sub>COM</sub> = Open,                                                             | see Figure 10                             | Full            | 3.0 V           | -1                   |                    | 1                    | μΛ   |
| I <sub>COM(ON)</sub>              | COM                                        | $V_{NC}$ or $V_{NO}$ = Open,                                                         | Switch ON,                                | 25°C            | 3.6 V           | -0.1                 |                    | 0.1                  | μA   |
|                                   | ON leakage current                         | $V_{COM} = 0 \text{ to } V_+,$                                                       | see Figure 10                             | Full            | 3.3 v           | -1                   |                    | 1                    | μ,,  |
|                                   | NPUTS (IN12, IN2) <sup>(2)</sup>           | I                                                                                    |                                           |                 |                 |                      |                    |                      |      |
| V <sub>IH</sub>                   | Input logic high                           |                                                                                      |                                           | Full            |                 | V <sub>+</sub> × 0.7 |                    |                      | V    |
| $V_{IL}$                          | Input logic low                            |                                                                                      |                                           | Full            |                 |                      |                    | V <sub>+</sub> × 0.3 | V    |
| L. L.                             | Input lookage current                      | V <sub>IN</sub> = 5.5 V or 0                                                         |                                           | 25°C            | 3.6 V           | -1                   | 0.05               | 1                    |      |
| I <sub>IH</sub> , I <sub>IL</sub> | Input leakage current                      | VIN = 3.3 V 01 0                                                                     |                                           | Full            | 3.0 V           | -1                   |                    | 1                    | μA   |
| DYNAMIC                           |                                            |                                                                                      |                                           |                 |                 |                      |                    | 1                    |      |
|                                   |                                            | $V_{NC} = GND$ and $V_{NO} = V_{+}$                                                  | $R_L = 500 \Omega$                        | Full            | 3 V to          | 2.5                  |                    | 7.6                  | ns   |
| t <sub>ON</sub>                   | Turn-on time                               | or $V_{NC} = V_{+}$ and $V_{NO} = GND$ ,                                             | C <sub>L</sub> = 50 pF,<br>see Figure 12  | -40 to<br>125°C | 3.6 V           | 2.0                  |                    | 10.6                 | ns   |
|                                   |                                            | $V_{NC} = GND$ and $V_{NO} = V_{+}$                                                  | $R_L = 500 \Omega$ ,                      | Full            | 3 V to          | 1.5                  |                    | 5.3                  | ns   |
| t <sub>OFF</sub>                  | Turnoff time                               | or $V_{NC} = V_{+}$ and $V_{NO} = GND$ ,                                             | C <sub>L</sub> = 50 pF,<br>see Figure 12  | -40 to<br>125°C | 3.6 V           | 1.0                  |                    | 8.3                  | ns   |
| t <sub>BBM</sub>                  | Break-before-make time                     | $\begin{aligned} V_{NC} &= V_{NO} = V_{+}/2, \\ R_{L} &= 50 \ \Omega, \end{aligned}$ | $C_L = 35 \text{ pF},$<br>see Figure 13   | Full            | 3 V to<br>3.6 V | 0.5                  |                    |                      | ns   |
| $Q_{\mathbb{C}}$                  | Charge injection                           | $R_L = 50 \ \Omega,$ $C_L = 0.1 \ nF,$                                               | see Figure 17                             | 25°C            | 3.3 V           |                      | 3                  |                      | pC   |
| BW                                | Bandwidth                                  | $R_L = 50 \Omega$ ,<br>Switch ON,                                                    | see Figure 14                             | 25°C            | 3 V             |                      | 220                |                      | MHz  |
| O <sub>ISO</sub>                  | OFF isolation                              | $R_L = 50 \Omega$ ,<br>f = 10 MHz,                                                   | Switch OFF, see Figure 15                 | 25°C            | 3 V             |                      | -65                |                      | dB   |
| X <sub>TALK</sub>                 | Crosstalk                                  | $R_L = 50 \Omega$ ,<br>f = 10 MHz,                                                   | Switch ON,<br>see Figure 16               | 25°C            | 3 V             |                      | -66                |                      | dB   |
| THD                               | Total harmonic distortion                  | $R_L = 600 \Omega,$<br>$C_L = 50 \text{ pF},$                                        | f = 600 Hz to<br>20 kHz,<br>see Figure 18 | 25°C            | 3 V             |                      | 0.015%             |                      |      |
| SUPPLY                            |                                            |                                                                                      |                                           | 1               |                 |                      |                    |                      |      |
| l <sub>+</sub>                    | Positive supply                            | $V_{IN} = V_{+}$ or GND,                                                             | Switch ON or OFF                          | 25°C            | 3.6 V           |                      |                    | 1                    | μA   |
| •+                                | current                                    | VIN - V+ 01 014D,                                                                    | Owner On or or I                          | Full            | 0.0 V           |                      |                    | 10                   | μΛ   |
| $\Delta l_{+}$                    | Change in supply current                   | $V_{IN} = V_{+} - 0.6 V$                                                             |                                           | Full            | 3.6 V           |                      |                    | 500                  | μΑ   |

 <sup>(1)</sup> T<sub>A</sub> = 25°C.
 (2) All unused digital inputs of the device must be held at V<sub>+</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, SCBA004.



# 6.7 Electrical Characteristics for 2.5-V Supply

 $V_{+} = 2.3 \text{ V}$  to 2.7 V,  $T_{A} = -40^{\circ}\text{C}$  to 85°C (unless otherwise noted)

|                                   | PARAMETER                                  | TEST CON                                                                 | DITIONS                                   | T <sub>A</sub>  | V <sub>+</sub>       | MIN                | TYP <sup>(1)</sup> | MAX                  | UNIT  |
|-----------------------------------|--------------------------------------------|--------------------------------------------------------------------------|-------------------------------------------|-----------------|----------------------|--------------------|--------------------|----------------------|-------|
| ANALOG S                          | SWITCH                                     |                                                                          |                                           |                 |                      |                    |                    |                      |       |
| $V_{COM}, V_{NO}, V_{NC}$         | Analog signal range                        |                                                                          |                                           |                 |                      | 0                  |                    | $V_{+}$              | V     |
|                                   |                                            | 0 < \/ or \/ < \/                                                        | Switch ON,                                | Full            |                      |                    |                    | 45                   |       |
| r <sub>on</sub>                   | ON-state resistance                        | $0 \le V_{NO} \text{ or } V_{NC} \le V_+,$<br>$I_{COM} = -8 \text{ mA},$ | see Figure 9                              | -40 to<br>125°C | 2.3 V                |                    |                    | 50                   | Ω     |
| $\Delta r_{on}$                   | ON-state resistance match between channels | $V_{NO}$ or $V_{NC} = 1.6 \text{ V}$ , $I_{COM} = -8 \text{ mA}$ ,       | Switch ON,<br>see Figure 9                | 25°C            | 2.3 V                |                    | 0.5                |                      | Ω     |
| r <sub>on(flat)</sub>             | ON-state resistance flatness               | $0 \le V_{NO} \text{ or } V_{NC} \le V_+,$<br>$I_{COM} = -8 \text{ mA},$ | Switch ON,<br>see Figure 9                | 25°C            | 2.3 V                |                    | 27                 |                      | Ω     |
| I <sub>NC(OFF)</sub> ,            | NC, NO                                     | $V_{NC}$ or $V_{NO} = 0$ to $V_+$ ,                                      | Switch OFF,                               | 25°C            | 2.7 V                | -1                 | 0.05               | 1                    | μA    |
| I <sub>NO(OFF)</sub>              | OFF leakage current                        | $V_{COM} = 0 \text{ to } V_+,$                                           | see Figure 10                             | Full            | 2.7 V                | -1                 |                    | 1                    | μΛ    |
| I <sub>NC(ON)</sub> ,             | NC, NO                                     | $V_{NC}$ or $V_{NO} = 0$ to $V_{+}$ ,                                    | Switch ON,                                | 25°C            | 2.7 V                | -0.1               |                    | 0.1                  | μA    |
| I <sub>NO(ON)</sub>               | ON leakage current                         | V <sub>COM</sub> = Open,                                                 | see Figure 10                             | Full            | 2.7 0                | -1                 |                    | 1                    | μ, ,  |
| I <sub>COM(ON)</sub>              | COM                                        | $V_{NC}$ or $V_{NO}$ = Open,                                             | Switch ON,                                | 25°C            | 2.7 V                | -0.1               |                    | 0.1                  | μA    |
|                                   | ON leakage current                         | $V_{COM} = 0 \text{ to } V_+,$                                           | see Figure 10                             | Full            |                      | -1                 |                    | 1                    | P** ' |
|                                   | NPUTS (IN12, IN2) <sup>(2)</sup>           | I                                                                        |                                           |                 |                      |                    |                    | ı                    |       |
| $V_{IH}$                          | Input logic high                           |                                                                          |                                           | Full            |                      | $V_{+} \times 0.7$ |                    |                      | V     |
| $V_{IL}$                          | Input logic low                            |                                                                          |                                           | Full            |                      |                    |                    | V <sub>+</sub> × 0.3 | V     |
| I <sub>IH</sub> , I <sub>IL</sub> | Input leakage current                      | V <sub>IN</sub> = 5.5 V or 0                                             |                                           | 25°C            | 2.7 V                | -1                 | 0.05               | 1                    | μΑ    |
| 'IH, 'IL                          | input leakage current                      | VIIN = 0.0 V 01 0                                                        |                                           | Full            | 2.7 V                | -1                 |                    | 1                    | μΛ    |
| DYNAMIC                           |                                            |                                                                          |                                           |                 |                      |                    |                    |                      |       |
|                                   |                                            | $V_{NC}$ = GND and $V_{NO}$ = $V_{+}$                                    | $R_L = 500 \Omega$                        | Full            | 2.3 V                | 3.5                |                    | 14                   |       |
| t <sub>ON</sub>                   | Turnon time                                | or $V_{NC} = V_{+}$ and $V_{NO} = GND$ ,                                 | C <sub>L</sub> = 50 pF,<br>see Figure 12  | -40 to<br>125°C | to<br>2.7 V          | 2.5                |                    | 17                   | ns    |
|                                   |                                            | $V_{NC} = GND$ and $V_{NO} = V_{+}$                                      | $R_L = 500 \Omega$ ,                      | Full            | 2.3 V                | 2                  |                    | 7.5                  | ns    |
| t <sub>OFF</sub>                  | Turnoff time                               | or $V_{NC} = V_{+}$ and $V_{NO} = GND$ ,                                 | $C_L = 50 \text{ pF},$<br>see Figure 12   | -40 to<br>125°C | to<br>2.7 V          | 1.5                |                    | 10.5                 | ns    |
| t <sub>BBM</sub>                  | Break-before-make time                     | $V_{NC} = V_{NO} = V_{\downarrow}/2,$ $R_{L} = 50 \Omega,$               | C <sub>L</sub> = 35 pF,<br>see Figure 13  | Full            | 2.3 V<br>to<br>2.7 V | 0.5                |                    |                      | ns    |
| BW                                | Bandwidth                                  | $R_L = 50 \Omega$ ,                                                      | Switch ON,<br>see Figure 14               | 25°C            | 2.3 V                |                    | 220                |                      | MHz   |
| O <sub>ISO</sub>                  | OFF isolation                              | $R_L = 50 \Omega$ ,<br>f = 10 MHz,                                       | Switch OFF,<br>see Figure 15              | 25°C            | 2.3 V                |                    | -65                |                      | dB    |
| X <sub>TALK</sub>                 | Crosstalk                                  | $R_L = 50 \Omega$ ,<br>f = 10 MHz,                                       | Switch ON,<br>see Figure 16               | 25°C            | 2.3 V                |                    | -66                |                      | dB    |
| THD                               | Total harmonic distortion                  | $R_L = 600 \Omega,$<br>$C_L = 50 \text{ pF},$                            | f = 600 Hz to<br>20 kHz,<br>see Figure 18 | 25°C            | 2.3 V                |                    | 0.025%             |                      |       |
| SUPPLY                            |                                            |                                                                          |                                           |                 |                      |                    |                    | ,                    |       |
| I <sub>+</sub>                    | Positive supply                            | $V_{IN} = V_{+}$ or GND,                                                 | Switch ON or OFF                          | 25°C            | 2.7 V                |                    |                    | 1                    | μA    |
| '+                                | current                                    | V                                                                        | SWIGH ON GOT                              | Full            | 2.7 V                |                    |                    | 10                   | μ/ \  |
| $\Delta l_{+}$                    | Change in supply current                   | $V_{IN} = V_{+} - 0.6 \text{ V}$                                         |                                           | Full            | 2.7 V                |                    |                    | 500                  | μΑ    |

<sup>(1)</sup>  $T_A = 25^{\circ}C$ .

Submit Documentation Feedback

Copyright © 2004–2019, Texas Instruments Incorporated

 <sup>(1) 1</sup>A = 25 S.
 (2) All unused digital inputs of the device must be held at V<sub>+</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, SCBA004.



# 6.8 Electrical Characteristics for 1.8-V Supply

 $V_{+} = 1.65 \text{ V}$  to 1.95 V,  $T_{A} = -40 ^{\circ}\text{C}$  to 85  $^{\circ}\text{C}$  (unless otherwise noted)

|                                                          | PARAMETER                                  | TEST CONI                                                                          | DITIONS                                   | TA              | V <sub>+</sub>         | MIN                 | TYP <sup>(1)</sup> | MAX                   | UNIT |  |
|----------------------------------------------------------|--------------------------------------------|------------------------------------------------------------------------------------|-------------------------------------------|-----------------|------------------------|---------------------|--------------------|-----------------------|------|--|
| ANALOG                                                   | SWITCH                                     |                                                                                    |                                           |                 |                        |                     |                    |                       |      |  |
| $\begin{matrix} V_{COM}, \\ V_{NO}, V_{NC} \end{matrix}$ | Analog signal range                        |                                                                                    |                                           |                 |                        | 0                   |                    | V <sub>+</sub>        | V    |  |
|                                                          |                                            | $0 \le V_{NO} \text{ or } V_{NC} \le V_+,$                                         | Switch ON,                                | Full            |                        |                     |                    | 140                   | _    |  |
| r <sub>on</sub>                                          | ON-state resistance                        | $I_{\text{COM}} = -4 \text{ mA},$                                                  | see Figure 9                              | -40 to<br>125°C | 1.65 V                 |                     |                    | 180                   | Ω    |  |
| $\Delta r_{\text{on}}$                                   | ON-state resistance match between channels | $V_{NO}$ or $V_{NC} = 1.15 \text{ V}$ , $I_{COM} = -4 \text{ mA}$ ,                | Switch ON, see Figure 9                   | 25°C            | 1.65 V                 |                     | 1                  |                       | Ω    |  |
| r <sub>on(flat)</sub>                                    | ON-state resistance flatness               | $0 \le V_{NO} \text{ or } V_{NC} \le V_+,$<br>$I_{COM} = -4 \text{ mA},$           | Switch ON, see Figure 9                   | 25°C            | 1.65 V                 |                     | 110                |                       | Ω    |  |
| I <sub>NC(OFF)</sub> ,                                   | NC, NO                                     | $V_{NC}$ or $V_{NO} = 0$ to $V_{+}$ ,                                              | Switch OFF,                               | 25°C            | 1.95 V                 | -1                  | 0.05               | 1                     | μA   |  |
| I <sub>NO(OFF)</sub>                                     | OFF leakage current                        | $V_{COM} = 0 \text{ to } V_+,$                                                     | see Figure 10                             | Full            | 1.95 V                 | -1                  |                    | 1                     | μ    |  |
| I <sub>NC(ON)</sub> ,                                    | NC, NO                                     | $V_{NC}$ or $V_{NO} = 0$ to $V_+$ ,                                                | Switch ON,                                | 25°C            | 1.95 V                 | -0.1                |                    | 0.1                   | μA   |  |
| I <sub>NO(ON)</sub>                                      | ON leakage current                         | V <sub>COM</sub> = Open,                                                           | see Figure 10                             | Full            | 1.95 V                 | -1                  |                    | 1                     | μ.Α. |  |
|                                                          | COM                                        | $V_{NC}$ or $V_{NO}$ = Open,                                                       | Switch ON,                                | 25°C            | 1.95 V                 | -0.1                |                    | 0.1                   | μA   |  |
| I <sub>COM(ON)</sub>                                     | ON leakage current                         | $V_{COM} = 0 \text{ to } V_+,$                                                     | see Figure 10                             | Full            | 1.95 V                 | -1                  |                    | 1                     | μΑ   |  |
| DIGITAL                                                  | INPUTS (IN12, IN2) <sup>(2)</sup>          |                                                                                    |                                           |                 |                        |                     |                    |                       |      |  |
| $V_{IH}$                                                 | Input logic high                           |                                                                                    |                                           | Full            |                        | $V_{+} \times 0.75$ |                    |                       | V    |  |
| $V_{IL}$                                                 | Input logic low                            |                                                                                    |                                           | Full            |                        |                     |                    | V <sub>+</sub> × 0.25 | V    |  |
|                                                          | 1                                          | V 55V 0                                                                            | 25°C                                      | 1.95 V          | -1                     | 0.05                | 1                  |                       |      |  |
| I <sub>IH</sub> , I <sub>IL</sub>                        | Input leakage current                      | $V_{IN} = 5.5 \text{ V or } 0$                                                     | Full                                      |                 | -1                     |                     | 1                  | μA                    |      |  |
| DYNAMIC                                                  | 3                                          |                                                                                    |                                           |                 |                        |                     |                    |                       |      |  |
|                                                          |                                            | $V_{NC}$ = GND and $V_{NO}$ = $V_{+}$                                              | $R_L = 500 \Omega$                        |                 | 1.65 V                 | 7                   |                    | 24                    | ns   |  |
| t <sub>ON</sub>                                          | Turnon time                                | or $V_{NC} = V_{+}$ and $V_{NO} = GND$ ,                                           | $C_L = 50 \text{ pF,}$<br>see Figure 12   | -40 to<br>125°C | to<br>1.95 V           | 5.5                 |                    | 27                    | ns   |  |
|                                                          |                                            | $V_{NC} = GND$ and $V_{NO} = V_{+}$                                                | $R_L = 500 \Omega$ ,                      | Full            | 1.65 V                 | 3                   |                    | 13                    |      |  |
| t <sub>OFF</sub>                                         | Turnoff time                               | or $V_{NC} = V_{+}$ and $V_{NO} = GND$ ,                                           | $C_L = 50 \text{ pF},$<br>see Figure 12   | -40 to<br>125°C | to<br>1.95 V           | 2                   |                    | 16                    | ns   |  |
| t <sub>BBM</sub>                                         | Break-before-make time                     | $\begin{aligned} V_{NC} &= V_{NO} = V_{+}/2, \\ R_{L} &= 50~\Omega, \end{aligned}$ | C <sub>L</sub> = 35 pF,<br>see Figure 13  | Full            | 1.65 V<br>to<br>1.95 V | 0.5                 |                    |                       | ns   |  |
| BW                                                       | Bandwidth                                  | $R_L = 50 \Omega$ ,                                                                | Switch ON, see Figure 14                  | 25°C            | 1.8 V                  |                     | 220                |                       | MHz  |  |
| O <sub>ISO</sub>                                         | OFF isolation                              | $R_L = 50 \Omega$ ,<br>f = 10 MHz,                                                 | Switch OFF, see Figure 15                 | 25°C            | 1.8 V                  |                     | -60                |                       | dB   |  |
| X <sub>TALK</sub>                                        | Crosstalk                                  | $R_L = 50 \Omega$ ,<br>f = 10 MHz,                                                 | Switch ON,<br>see Figure 16               | 25°C            | 1.8 V                  |                     | -66                |                       | dB   |  |
| THD                                                      | Total harmonic distortion                  | $R_L = 600 \ \Omega,$ $C_L = 50 \ pF,$                                             | f = 600 Hz to<br>20 kHz,<br>see Figure 18 | 25°C            | 1.8 V                  |                     | 0.015%             |                       |      |  |
| SUPPLY                                                   |                                            |                                                                                    |                                           |                 |                        |                     |                    |                       | ,    |  |
| I <sub>+</sub>                                           | Positive supply                            | $V_{IN} = V_{+}$ or GND,                                                           | Switch ON or OFF                          | 25°C            | 1.95 V                 |                     |                    | 1                     | μA   |  |
| '+                                                       | current                                    | VIN - V+ OI GIVD,                                                                  | Switch Old Old                            | Full            | 1.33 V                 |                     |                    | 10                    |      |  |
| $\Delta l_{+}$                                           | Change in supply current                   | $V_{IN} = V_{+} - 0.6 \text{ V}$                                                   |                                           | Full            | 1.95 V                 |                     |                    | 500                   | μA   |  |

 <sup>(1)</sup> T<sub>A</sub> = 25°C.
 (2) All unused digital inputs of the device must be held at V<sub>+</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, SCBA004.

# TEXAS INSTRUMENTS

### 6.9 Typical Characteristics





# **Typical Characteristics (continued)**





#### 7 Parameter Measurement Information





Figure 9. ON-State Resistance (ron)







Figure 10. ON- and OFF-State Leakage Current ( $I_{COM(ON)}$ ,  $I_{NC(OFF)}$ ,  $I_{NO(OFF)}$ ,  $I_{NO(ON)}$ )



V<sub>BIAS</sub> = V<sub>+</sub> or GND
V<sub>IN</sub> = V<sub>IH</sub> or V<sub>IL</sub>
Capacitance is measured at NC, NO, COM, and IN inputs during ON and OFF conditions.

Figure 11. Capacitance (C<sub>IN</sub>, C<sub>COM(ON)</sub>, C<sub>NC(OFF)</sub>, C<sub>NO(OFF)</sub>, C<sub>NC(ON)</sub>, C<sub>NO(ON)</sub>)

Submit Documentation Feedback



# **Parameter Measurement Information (continued)**



Figure 12. Turnon ( $t_{\text{ON}}$ ) and Turnoff ( $t_{\text{OFF}}$ ) Time



Figure 13. Break-Before-Make ( $t_{BBM}$ ) Time



Figure 14. Frequency Response (BW)

Submit Documentation Feedback



# **Parameter Measurement Information (continued)**



Figure 15. OFF Isolation (O<sub>ISO</sub>)



Figure 16. Crosstalk (X<sub>TALK</sub>)



Figure 17. Charge Injection (Q<sub>C</sub>)

Submit Documentation Feedback



# **Parameter Measurement Information (continued)**



Figure 18. Total Harmonic Distortion (THD)



## 8 Detailed Description

#### 8.1 Overview

The TS5A23157 is a dual single-pole-double-throw (SPDT) solid-state analog switch. The TS5A23157, like all analog switches, is bidirectional. When powered on, each COM pin is connected to its respective NC pin when the IN pin is low. For this device, NC stands for *normally closed* and NO stands for *normally open*. If IN is low, COM is connected to NC. If IN is high, COM is connected to NO.

The TS5A23157 is a break-before-make switch. This means that during switching, a connection is broken before a new connection is established. The NC and NO pins are never connected to each other.

# 8.2 Functional Block Diagram



### 8.3 Feature Description

The low ON-state resistance, ON-state resistance matching, and charge injection in the TS5A23157 make this switch an excellent choice for analog signals that require minimal distortion. In addition, the low THD allows audio signals to be preserved more clearly as they pass through the device.

The 1.65-V to 5.5-V operation allows compatibility with more logic levels, and the bidirectional I/Os can pass analog signals from 0 V to  $V_+$  with low distortion. The control inputs are 5-V tolerant, allowing control signals to be present without  $V_{CC}$ .

#### 8.4 Device Functional Modes

Table 1 lists the functional modes for TS5A23157.

**Table 1. Function Table** 

| IN | NC TO COM,<br>COM TO NC | NO TO COM,<br>COM TO NO |
|----|-------------------------|-------------------------|
| L  | ON                      | OFF                     |
| Н  | OFF                     | ON                      |



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The TS5A3157 can be used in a variety of customer systems. The TS5A3157 can be used anywhere multiple analog or digital signals must be selected to pass across a single line.

### 9.2 Typical Application



Figure 19. System Schematic for TS5A23157

#### 9.2.1 Design Requirements

In this particular application,  $V_+$  was 5 V, although  $V_+$  is allowed to be any voltage specified in *Recommended Operating Conditions*. A decoupling capacitor is recommended on the V+ pin. See *Power Supply Recommendations* for more details.

#### 9.2.2 Detailed Design Procedure

In this application, IN is, by default, pulled low to GND. Choose the resistor size based on the current driving strength of the GPIO, the desired power consumption, and the switching frequency (if applicable). If the GPIO is open-drain, use pullup resistors instead.



## **Typical Application (continued)**

#### 9.2.3 Application Curve



Figure 20. Power-Supply Current vs Temperature ( $V_{+} = 5 \text{ V}$ )

## 10 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions*.

Each  $V_{CC}$  terminal should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, a 0.1- $\mu F$  bypass capacitor is recommended. If there are multiple pins labeled  $V_{CC}$ , then a 0.01- $\mu F$  or 0.022- $\mu F$  capacitor is recommended for each  $V_{CC}$  because the  $V_{CC}$  pins will be tied together internally. For devices with dual supply pins operating at different voltages, for example  $V_{CC}$  and  $V_{DD}$ , a 0.1- $\mu F$  bypass capacitor is recommended for each supply pin. It is acceptable to parallel multiple bypass capacitors to reject different frequencies of noise. 0.1- $\mu F$  and 1- $\mu F$  capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results.

Submit Documentation Feedback



### 11 Layout

### 11.1 Layout Guidelines

Reflections and matching are closely related to loop antenna theory, but different enough to warrant their own discussion. When a PCB trace turns a corner at a 90° angle, a reflection can occur. This is primarily due to the change of width of the trace. At the apex of the turn, the trace width is increased to 1.414 times its width. This upsets the transmission line characteristics, especially the distributed capacitance and self–inductance of the trace — resulting in the reflection. It is a given that not all PCB traces can be straight, and so they will have to turn corners. Below figure shows progressively better techniques of rounding corners. Only the last example maintains constant trace width and minimizes reflections.

Unused switch I/Os, such as NO, NC, and COM, can be left floating or tied to GND. However, the IN pin must be driven high or low. Due to partial transistor turnon when control inputs are at threshold levels, floating control inputs can cause increased  $I_{CC}$  or unknown switch selection states.

#### 11.2 Layout Example



Figure 21. Trace Example



# 12 Device and Documentation Support

# 12.1 Device Support

### 12.1.1 Device Nomenclature

**Table 2. Parameter Description** 

| SYMBOL                | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |  |  |
|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
| V <sub>COM</sub>      | Voltage at COM                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |  |  |
| V <sub>NC</sub>       | Voltage at NC                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |  |
| V <sub>NO</sub>       | Voltage at NO                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |  |
| r <sub>on</sub>       | Resistance between COM and NC or COM and NO ports when the channel is ON                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |  |  |
| $\Delta r_{\sf on}$   | Difference of r <sub>on</sub> between channels                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |  |  |
| r <sub>on(flat)</sub> | Difference between the maximum and minimum value of ron in a channel over the specified range of conditions                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |  |  |
| I <sub>NC(OFF)</sub>  | Leakage current measured at the NC port, with the corresponding channel (NC to COM) in the OFF state under worst-case input and output conditions                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |  |  |
| I <sub>NO(OFF)</sub>  | Leakage current measured at the NO port, with the corresponding channel (NO to COM) in the OFF state under worst-case input and output conditions                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |  |  |
| I <sub>NC(ON)</sub>   | Leakage current measured at the NC port, with the corresponding channel (NC to COM) in the ON state and the output (COM) being open                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |  |  |
| I <sub>NO(ON)</sub>   | Leakage current measured at the NO port, with the corresponding channel (NO to COM) in the ON state and the output (COM) being open                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |  |  |
| I <sub>COM(ON)</sub>  | Leakage current measured at the COM port, with the corresponding channel (NO to COM or NC to COM) in the ON state and the output (NC or NO) being open                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |  |  |
| $V_{IH}$              | Minimum input voltage for logic high for the control input (IN)                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |  |  |
| $V_{IL}$              | Minimum input voltage for logic low for the control input (IN)                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |  |  |
| $V_{IN}$              | Voltage at IN                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |  |
| $I_{IH},\ I_{IL}$     | Leakage current measured at IN                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |  |  |
| t <sub>ON</sub>       | Turnon time for the switch. This parameter is measured under the specified range of conditions and by the propagation delay between the digital control (IN) signal and analog outputs (COM/NC/NO) signal when the switch is turning ON.                                                                                                                                                   |  |  |  |  |  |  |  |  |  |
| t <sub>OFF</sub>      | Turnoff time for the switch. This parameter is measured under the specified range of conditions and by the propagation delay between the digital control (IN) signal and analog outputs (COM/NC/NO) signal when the switch is turning OFF.                                                                                                                                                 |  |  |  |  |  |  |  |  |  |
| t <sub>BBM</sub>      | Break-before-make time. This parameter is measured under the specified range of conditions and by the propagation delay between the output of two adjacent analog channels (NC and NO) when the control signal changes state.                                                                                                                                                              |  |  |  |  |  |  |  |  |  |
| $Q_{\mathbb{C}}$      | Charge injection is a measurement of unwanted signal coupling from the control (IN) input to the analog (NC, NO, or COM) output. This is measured in coulombs (C) and measured by the total charge induced due to switching of the control input. Charge injection, $Q_C = C_L \times \Delta V_O$ , $C_L$ is the load capacitance and $\Delta V_O$ is the change in analog output voltage. |  |  |  |  |  |  |  |  |  |
| C <sub>NC(OFF)</sub>  | Capacitance at the NC port when the corresponding channel (NC to COM) is OFF                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |  |  |  |
| C <sub>NO(OFF)</sub>  | Capacitance at the NO port when the corresponding channel (NC to COM) is OFF                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |  |  |  |
| C <sub>NC(ON)</sub>   | Capacitance at the NC port when the corresponding channel (NC to COM) is ON                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |  |  |
| C <sub>NO(ON)</sub>   | Capacitance at the NO port when the corresponding channel (NC to COM) is ON                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |  |  |
| C <sub>COM(ON)</sub>  | Capacitance at the COM port when the corresponding channel (COM to NC or COM to NO) is ON                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |  |  |
| $C_{IN}$              | Capacitance of IN                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |  |  |
| O <sub>ISO</sub>      | OFF isolation of the switch is a measurement of OFF-state switch impedance. This is measured in dB in a specific frequency, with the corresponding channel (NC to COM or NO to COM) in the OFF state. OFF isolation, $O_{ISO} = 20 \text{ LOG}$ ( $V_{NC}/V_{COM}$ ) dB, $V_{COM}$ is the input and $V_{NC}$ is the output.                                                                |  |  |  |  |  |  |  |  |  |
| X <sub>TALK</sub>     | Crosstalk is a measurement of unwanted signal coupling from an ON channel to an OFF channel (NC to NO or NO to NC). This is measured at a specific frequency and in dB. Crosstalk, $X_{TALK} = 20 \log (V_{NC1}/V_{NO1})$ , $V_{NO1}$ is the input and $V_{NC1}$ is the output.                                                                                                            |  |  |  |  |  |  |  |  |  |
| BW                    | Bandwidth of the switch. This is the frequency where the gain of an ON channel is $-3$ dB below the dc gain. Gain is measured from the equation, 20 log ( $V_{NC}/V_{COM}$ ) dB, where $V_{NC}$ is the output and $V_{COM}$ is the input.                                                                                                                                                  |  |  |  |  |  |  |  |  |  |
| I <sub>+</sub>        | Static power-supply current with the control (IN) pin at V <sub>+</sub> or GND                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |  |  |
| $\Delta I_{+}$        | This is the increase in $I_+$ for each control (IN) input that is at the specified voltage, rather than at $V_+$ or GND.                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |  |  |



**Table 3. Summary of Characteristics** 

| CONFIGURATION                                                  | 2:1 MULTIPLEXER/DEMULTIPLEXER (2 × SPDT) |
|----------------------------------------------------------------|------------------------------------------|
| Number of channels                                             | 2                                        |
| ON-state resistance (r <sub>on</sub> )                         | 10 Ω                                     |
| ON-state resistance match between channels (Δr <sub>on</sub> ) | 0.15 Ω                                   |
| ON-state resistance flatness (r <sub>on(flat)</sub> )          | 4 Ω                                      |
| Turnon/turnoff time (t <sub>ON</sub> /t <sub>OFF</sub> )       | 5.7 ns/3.8 ns                            |
| Break-before-make time (t <sub>BBM</sub> )                     | 0.5 ns                                   |
| Charge injection (Q <sub>C</sub> )                             | 7 pC                                     |
| Bandwidth (BW)                                                 | 220 MHz                                  |
| OFF isolation (O <sub>SIO</sub> )                              | -65 dB at 10 MHz                         |
| Crosstalk 9XTALK)                                              | -66 dB at 10 MHz                         |
| Total harmo nic distortion (THD)                               | 0.01%                                    |
| Leakage current (I <sub>COM(OFF)</sub> /I <sub>NC(OFF)</sub> ) | ±1 μA                                    |
| Package options                                                | 10-pin DGS and RSE                       |

### 12.2 Documentation Support

#### 12.2.1 Related Documentation

For related documentation, see the following:

Implications of Slow or Floating CMOS Inputs, SCBA004

## 12.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 12.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





5-Jun-2019

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------|--------------------|--------------|----------------------|---------|
| TS5A23157DGSR    | ACTIVE | VSSOP        | DGS                | 10   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | JBR                  | Samples |
| TS5A23157DGSRE4  | ACTIVE | VSSOP        | DGS                | 10   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | JBR                  | Samples |
| TS5A23157DGSRG4  | ACTIVE | VSSOP        | DGS                | 10   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | JBR                  | Samples |
| TS5A23157DGST    | ACTIVE | VSSOP        | DGS                | 10   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | JBR                  | Samples |
| TS5A23157RSER    | ACTIVE | UQFN         | RSE                | 10   | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | JBO                  | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: Til defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.



# PACKAGE OPTION ADDENDUM

5-Jun-2019

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TS5A23157:

Automotive: TS5A23157-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

# PACKAGE MATERIALS INFORMATION

www.ti.com 16-Nov-2018

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
|    | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| All difficults are normal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|---------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                    | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TS5A23157DGSR             | VSSOP           | DGS                | 10 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TS5A23157DGST             | VSSOP           | DGS                | 10 | 250  | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TS5A23157RSER             | UQFN            | RSE                | 10 | 3000 | 179.0                    | 8.4                      | 1.75       | 2.25       | 0.65       | 4.0        | 8.0       | Q1               |

www.ti.com 16-Nov-2018



\*All dimensions are nominal

| 7 til dillionolorio aro nominal |                              |     |      |      |             |            |             |  |
|---------------------------------|------------------------------|-----|------|------|-------------|------------|-------------|--|
| Device                          | Package Type Package Drawing |     | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
| TS5A23157DGSR                   | VSSOP                        | DGS | 10   | 2500 | 358.0       | 335.0      | 35.0        |  |
| TS5A23157DGST                   | VSSOP                        | DGS | 10   | 250  | 358.0       | 335.0      | 35.0        |  |
| TS5A23157RSER                   | UQFN                         | RSE | 10   | 3000 | 203.0       | 203.0      | 35.0        |  |



SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187, variation BA.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





NOTES: All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
  C. QFN (Quad Flatpack No-Lead) package configuration.
  D. This package complies to JEDEC MO-288 variation UEFD.



# RSE (R-PUQFN-N10)

### PLASTIC QUAD FLATPACK NO-LEAD



- NOTES: A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Publication IPC-7351 is recommended for alternate designs.
  - D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.
  - E. Maximum stencil thickness 0,127 mm (5 mils). All linear dimensions are in millimeters.
  - F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
  - G. Side aperture dimensions over-print land for acceptable area ratio > 0.66. Customer may reduce side aperture dimensions if stencil manufacturing process allows for sufficient release at smaller opening.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated